DocumentCode :
2763969
Title :
On the simulation of stochastic iterative decoder architectures
Author :
Rapley, Anthony ; Gaudet, Vincent ; Winstead, Chris
Author_Institution :
Dept. of ECE, Alberta Univ., Edmonton, Alta.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
1868
Lastpage :
1871
Abstract :
The advent of Shannon capacity-approaching error control codes such as turbo codes and low density parity check (LDPC) codes has been revolutionary, leading to their incorporation into numerous recent digital communications standards. The key to exploiting the power of these codes is the utilization of an iterative decoder. While high error-correcting performance iterative decoder architectures are known, the complexity normally increases commensurately with the performance. Increased area and power consumption, the consequences of great complexity, are undesirable, particularly so in mobile wireless applications. We have previously proposed a novel architecture to realize a high-performance, low-complexity iterative decoder using stochastic computational elements. Using stochastic computation, it should be possible to construct iterative decoders that feature both high performance and low complexity with little compromise. In this paper we present a tutorial introduction to stochastic iterative decoding. We then discuss aspects of our new bit-true decoder simulation software, including its flexibility for testing architectural variations, reusability for other projects, and performance results
Keywords :
error correction codes; iterative decoding; mobile radio; parity check codes; stochastic processes; turbo codes; LDPC codes; Shannon capacity-approaching error control codes; bit-true decoder simulation software; digital communications standards; error-correcting performance; low density parity check; mobile wireless applications; stochastic computational elements; stochastic iterative decoder architectures; turbo codes; Code standards; Communication standards; Computer architecture; Digital communication; Energy consumption; Error correction; Iterative decoding; Parity check codes; Stochastic processes; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557346
Filename :
1557346
Link To Document :
بازگشت