DocumentCode :
2764363
Title :
Simulation of electromigration damage in chip level interconnect lines: a grain structure based statistical approach
Author :
Korhonen, M.A. ; Korhonen, T.M. ; Brown, D.D. ; Li, C.-Y.
Author_Institution :
Dept. of Mater. Sci. & Eng., Cornell Univ., Ithaca, NY, USA
fYear :
1999
fDate :
1999
Firstpage :
227
Lastpage :
232
Abstract :
Reliability assessment of chip level interconnects is based on accelerated testing at a higher temperature and a larger current density than expected in service conditions. The critical parameters needed to extrapolate accelerated test data to service conditions are the activation energy, Q, and the current density exponent, n. Although current density exponents and activation energies are well-known for elemental processes (like void nucleation due to electromigration generated stress), there is no consensus on which apparent activation energy or current density exponent values would be applicable in reliability estimates for realistic line structures. Here, we first review our electromigration simulation tool. We then apply the electromigration simulation tool to statistical lifetime analysis of realistic line structures generated by a Monte-Carlo algorithm. For a given grain structure distribution, the stress evolution along the line is simulated, letting voids nucleate at the sites where the stress exceeds a critical level, and the nucleated voids are then allowed to grow till the largest one reaches the preset critical size, resulting in a `failure´ of the particular line. By repeating this process for various current densities and temperatures, it becomes possible to extract the apparent activation energies and current density exponents from the simulation data
Keywords :
Monte Carlo methods; circuit simulation; crystal microstructure; current density; electromigration; integrated circuit interconnections; integrated circuit metallisation; integrated circuit modelling; integrated circuit reliability; internal stresses; life testing; nucleation; statistical analysis; voids (solid); Monte-Carlo algorithm; accelerated test data extrapolation; accelerated testing; activation energy; apparent activation energy; chip level interconnect lines; chip level interconnects; critical stress; critical void size; current density; current density exponent; electromigration damage simulation; electromigration simulation tool; grain structure based statistical approach; grain structure distribution; line failure; nucleated voids; realistic line structures; reliability assessment; reliability estimates; service conditions; statistical lifetime analysis; stress evolution; test temperature; void nucleation; Atomic measurements; Current density; Electromigration; Life estimation; Materials science and technology; Metallization; Power engineering and energy; Reliability engineering; Stress; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium Proceedings, 1999. 37th Annual. 1999 IEEE International
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5220-3
Type :
conf
DOI :
10.1109/RELPHY.1999.761617
Filename :
761617
Link To Document :
بازگشت