DocumentCode :
2764547
Title :
Run-time reconfigurable hardware blocks for multimedia applications
Author :
Sakr, Nizar ; Groza, Voicu
Author_Institution :
Sch. of Inf. Technol., Ottawa Univ., Ont.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
1996
Lastpage :
1999
Abstract :
In this paper, we build on an ongoing project that consists of a run-time reconfigurable system-on-chip (RTR-SoC) and we target it for multimedia applications. This is achieved by designing several hardware blocks (HBs) that can be reconfigured at run-time by the aforementioned system. The latter enables the HBs to execute simultaneously in a multi-purpose environment. The HB functions consist primarily of image processing operations, including 2D high-pass and low-pass image filters and basic digital watermarking algorithms. We conclude with preliminary results of the HB, including simulation results of the HB interface when the latter is accessed by several sources simultaneously
Keywords :
high-pass filters; image processing; low-pass filters; multimedia communication; reconfigurable architectures; system-on-chip; watermarking; digital watermarking algorithms; hardware blocks; image processing operations; low-pass image filters; multimedia applications; multipurpose environment; run-time reconfigurable hardware blocks; system-on-chip; Application software; Digital filters; Hardware; Image processing; Information technology; Low pass filters; Multimedia systems; Registers; Runtime; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557376
Filename :
1557376
Link To Document :
بازگشت