DocumentCode :
2767326
Title :
A hybrid number system multiplier for graphics and complex arithmetic applications
Author :
Lai, F.S. ; Wu, C.E.
Author_Institution :
IBM Thomas J. Watson Res Center, Yorktown-Heights, NY, USA
fYear :
1989
fDate :
17-19 May 1989
Firstpage :
352
Lastpage :
356
Abstract :
A hybrid multiplier design which supports 32-bit floating-point, 24-bit fixed-point and 32-bit logarithmic number systems is described. Except for additions and subtractions, floating-point operations such as multiplication, division, and square root are all performed in the logarithmic number system domain. A modified squaring approach is adopted for fixed-point multiplications with little extra hardware. The performance of this multiplier is shown to be superior to that of conventional binary multipliers for most graphics and digital signal processing applications, and the size of the multiplier is comparable to that of conventional multipliers in terms of silicon area
Keywords :
computer graphic equipment; computerised signal processing; digital arithmetic; multiplying circuits; complex arithmetic; digital signal processing; division; fixed-point multiplications; floating-point operations; graphics; hybrid number system multiplier; logarithmic number; modified squaring approach; multiplication; square root; Application software; Computational modeling; Computer architecture; Digital signal processing; Fixed-point arithmetic; Graphics; Hardware; Signal processing algorithms; Silicon; Software performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Applications, 1989. Proceedings of Technical Papers. 1989 International Symposium on
Conference_Location :
Taipei
Type :
conf
DOI :
10.1109/VTSA.1989.68644
Filename :
68644
Link To Document :
بازگشت