DocumentCode :
2767642
Title :
Scalable Multi-FPGA Platform for Networks-On-Chip Emulation
Author :
Kouadri-Mostéfaoui, Abdellah-Medjadji ; Senouci, Benaoumeur ; Pétrot, Frédéric
Author_Institution :
TIMA Lab., Grenoble
fYear :
2007
fDate :
9-11 July 2007
Firstpage :
54
Lastpage :
60
Abstract :
Interconnect validation is an important early step toward global SoC (system-on-chip) validation. Fast performances evaluation and design space exploration for NoCs (networks-on-chip) are therefore becoming critical issues. A significant speedup of the global validation process for NoC-centric SoCs could be achieved by prototyping such systems on reconfigurable devices (FPGA). However, as SoC complexity increases with the technology scaling, existing general purpose prototyping platforms are far from being suited for large systems. In this paper we present a study for a scalable multi-FPGA platform, designed for NoCs emulation and debugging. This platform allows the integration of complete systems as well as a near cycle-accurate performance estimation.
Keywords :
field programmable gate arrays; network-on-chip; FPGA; NoC debugging; NoC emulation; networks-on-chip emulation; performances evaluation; reconfigurable devices; scalable multiFPGA platform; system-on-chip validation; Computer architecture; Emulation; Field programmable gate arrays; Network synthesis; Network-on-a-chip; Performance evaluation; Prototypes; Scalability; Switches; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2007. ASAP. IEEE International Conf. on
Conference_Location :
Montreal, Que.
ISSN :
2160-0511
Print_ISBN :
978-1-4244-1026-2
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2007.4429958
Filename :
4429958
Link To Document :
بازگشت