DocumentCode :
27680
Title :
Parallel array histogram architecture for embedded implementations
Author :
Gan, Qiaoqiang ; Langlois, J. M. Pierre ; Savaria, Yvon
Author_Institution :
Comput. & Software Eng. Dept., Ecole Polytech. de Montreal, Montreal, QC, Canada
Volume :
49
Issue :
2
fYear :
2013
fDate :
January 17 2013
Firstpage :
99
Lastpage :
101
Abstract :
Proposed is a parallel array histogram architecture (PAHA) suitable for embedded implementations. The PAHA uses a register array instead of a memory block to store the histogram bins. In each step, M inputs can be processed in parallel to update the histogram bins without any additional latency. Also described is a second version of the PAHA with a flexible number of inputs, potentially avoiding the need for multiple PAHAs in a single application. Implementation results show that the architecture can achieve a super-linear speed-up of 43.75× for a 16-way PAHA when compared to a software implementation in a general-purpose processor.
Keywords :
embedded systems; parallel architectures; embedded implementation; parallel array histogram architecture; parallel processing; register array;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2012.2701
Filename :
6420075
Link To Document :
بازگشت