DocumentCode :
2768316
Title :
Effects of circuit-level stress on inverter performance and MOSFET characteristics
Author :
Stutzke, Nate ; Cheek, Betsy J. ; Kumar, Santosh ; Baker, R. Jacob ; Moll, Amy J. ; Knowlton, William B.
Author_Institution :
Dept. of Electr. & Comput. Eng., Boise State Univ., Bosie, ID, USA
fYear :
2003
fDate :
20-23 Oct. 2003
Firstpage :
71
Lastpage :
79
Abstract :
The effects of circuit level-stress on both inverter operation and MOSFET characteristics have been investigated. Individual MOSFETs, with gate oxide thicknesses of 3.2 nm and active dimensions of 25μm × 25μm, are connected in an inverter configuration off-wafer via low-leakage switch matrix. Inverters are stressed with a ramped voltage stress (RVS) of various magnitudes to induce different degrees of gate oxide degradation. In addition voltage transfer curves (VTCs) of degraded inverters are simulated using a new circuit model. AT the transistor level, both the PMOSFET and NMOSFET show increase gate leakage current up to eight orders of magnitude, severely reduced on-currents and transconductance (gm), and large threshold voltage (Vt) shifts of 100 mV or more. Different trends in inverter performance are observed following positive and negative stress. However, regardless of stress polarity, circuit-level stress results in inverter performance degradation, such as reduced output swing, switching point shifts, and increased rise/fall times. After the largest positive RVS, the output voltage swing has decreased from 1.8 V fresh, to 1.54 V post-stress. Much larger changes in the inverter voltage (V-t) time domain performance are observed. The minimum output low voltage is similar to that of the VTC, but the rise time increase significantly enough that the output voltage is only pull up to 660 mV (VDD=1.8V) before it switches low. In terms of circuit reliability, it maybe possible for subsequent circuit stages to compensate for a few degraded devices, but increase rise/fall and delay times may cause timing issues in high-speed circuits. Furthermore, increased gate or off-state leakage currents can potentially load previous circuit stages or result in increase power consumption.
Keywords :
MOSFET; high-speed integrated circuits; integrated circuit reliability; leakage currents; MOSFET; NMOSFET; PMOSFET; circuit level- stress; gate leakage current; gate oxide degradation; inverter configuration off-wafer; inverter performance; low-leakage switch matrix; ramped voltage stress; stress polarity; threshold voltage; transconductance; voltage transfer curves; Circuit simulation; Degradation; Inverters; Leakage current; MOSFET circuits; Stress; Switches; Switching circuits; Threshold voltage; Transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop Final Report, 2003 IEEE International
Print_ISBN :
0-7803-8157-2
Type :
conf
DOI :
10.1109/IRWS.2003.1283304
Filename :
1283304
Link To Document :
بازگشت