DocumentCode :
2768381
Title :
Improvement of write/erase cycling of memory cells with SiO2/HfO2 tunnel dielectric
Author :
Blomme, P. ; Govoreanu, B. ; Van Houdt, J. ; De Meye, Kristin
Author_Institution :
Imec, Leuven, Belgium
fYear :
2003
fDate :
20-23 Oct. 2003
Firstpage :
95
Lastpage :
98
Abstract :
The write/erase endurance of low voltage floating gate memory cells programmed and eased by tunneling through a SiO2/HfO2 dual layer tunnel dielectric stack is investigated. The used of fixed single pulse program and erase conditions lead to fast shifting (after ∼1000 cycles) of the threshold voltage window, so that only a limited number of write/erase cycles can be achieved. Increasing the write and erase duration quickly leads to an excessive erase time so that a different erase method has to be used while the duration remains almost constant. Improvement of the erase behavior and cycling endurance has been obtained by a combination of two methods: inclusion of soft write pulses between the write pulses reduces the amount of charge trapped in the tunneling dielectric and therefore limits the increase in erase time, leading to an endurance of 10,000 cycles on the considered cells. A capacitor level pseudo cell setup has been used to perform write-only cycling up to 100,000 cycles indicating that the endurance of SiO2/HfO2 stacks can be obtained if current transport is only required in one direction, for example when using this stack for interpoly erasing of memory cells programmed by channel hot electron injection.
Keywords :
cellular arrays; dielectric thin films; hot carriers; tunnelling; HfO2; SiO2; channel hot electron injection; charge trap; dual layer tunnel dielectric stack; fixed single pulse program; low voltage floating gate memory cells; memory cell interpoly erasing; memory cells write-erase cycling; pseudo cell setup; soft write pulses inclusion; threshold voltage window; write-erase endurance; Capacitors; Electronic mail; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; Lead time reduction; Low voltage; Nonvolatile memory; Threshold voltage; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop Final Report, 2003 IEEE International
Print_ISBN :
0-7803-8157-2
Type :
conf
DOI :
10.1109/IRWS.2003.1283308
Filename :
1283308
Link To Document :
بازگشت