DocumentCode :
2768393
Title :
Systolic FFT Processors: Past, Present and Future
Author :
Swartzlander, Earl E., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX
fYear :
2006
fDate :
Sept. 2006
Firstpage :
153
Lastpage :
158
Abstract :
This paper reviews developments in the implementation of systolic fast Fourier transform processors over two decades (early 1980s to early 2000s) and identifies positive and negative lessons learned. The modular transform processor was developed at TRW in 1983-84. It is a set of 6 large circuit boards that computes 4096 point FFTs using 22-bit floating-point arithmetic at sustained data rates of 40 MSPS. A single chip systolic FFT developed by the Mayo Foundation in 2001-02 computes 4096 point FFTs using 16-bit fixed-point arithmetic at sustained data rates of 200 MSPS. Some thoughts on the future directions of systolic FFT processor development are offered. Future systems will compute larger FFTs at higher data rates, will employ IEEE standard floating point arithmetic and will consume less power
Keywords :
IEEE standards; fast Fourier transforms; floating point arithmetic; microprocessor chips; 16 bit; 22 bit; IEEE standard; Mayo Foundation; TRW; circuit boards; floating-point arithmetic; modular transform processor; systolic fast Fourier transform processors; Adaptive filters; Arithmetic; Clocks; Computer architecture; Delay lines; Fast Fourier transforms; Flexible printed circuits; Frequency domain analysis; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2006. ASAP '06. International Conference on
Conference_Location :
Steamboat Springs, CO
ISSN :
2160-0511
Print_ISBN :
0-7695-2682-9
Type :
conf
DOI :
10.1109/ASAP.2006.63
Filename :
4019507
Link To Document :
بازگشت