DocumentCode :
2768933
Title :
A Design Methodology for Hardware Acceleration of Adaptive Filter Algorithms in Image Processing
Author :
Dutta, Hritam ; Hannig, Frank ; Teich, Jürgen ; Heigl, Benno ; Hornegger, Heinz
Author_Institution :
University of Erlangen-Nuremberg, Germany
fYear :
2006
fDate :
Sept. 2006
Firstpage :
331
Lastpage :
340
Abstract :
Massively parallel processor array architectures can be used as hardware accelerators for a plenty of dataflow dominant applications. Bilateral filtering is an example of a state-of-the-art algorithm in medical imaging, which falls in the class of 2D adaptive filter algorithms. In this paper, we propose a semi-automatic mapping methodology for the generation of hardware accelerators for such a generic class of adaptive filtering applications in image processing. The final architecture deliver similar synthesis results as a hand-tuned design.
Keywords :
Acceleration; Adaptive filters; Application software; Biomedical imaging; Design methodology; Field programmable gate arrays; Hardware; Image processing; Medical diagnostic imaging; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2006. ASAP '06. International Conference on
Conference_Location :
Steamboat Springs, CO
ISSN :
2160-0511
Print_ISBN :
0-7695-2682-9
Type :
conf
DOI :
10.1109/ASAP.2006.4
Filename :
4019537
Link To Document :
بازگشت