Title :
Design and Implementation of an Improved Wavelet Filter Architecture Using Pipelined Addition Reordering Technique
Author :
Lavanya, R.V. ; Madheswaran, M.
Author_Institution :
Dept. of ECE, Amrita Sch. of Eng., Coimbatore, India
Abstract :
Wavelet FIR filter architecture using pipelined addition reordering (PAR) technique is designed and presented in this paper. The average adder cost and computation time for the proposed PAR algorithm is compared with other existing graphical algorithms. Experimental results show that PAR algorithm reduces the hardware cost by 14% compared to RAG-n (reduced adder graph) and 17% compared to BHM (modified bull and horrocks) algorithm. The speed of the circuit is found to increase by a factor of 3.7 when compared to ordinary addition reordering technique. The proposed algorithm is significant due to the increased throughput, low average power dissipation and reduced latency.
Keywords :
FIR filters; adders; wavelet transforms; average adder cost; modified bull and horrocks algorithm; pipelined addition reordering technique; reduced adder graph; wavelet FIR filter architecture; Adders; Circuits; Computational efficiency; Computer architecture; Costs; Delay; Finite impulse response filter; Hardware; Power dissipation; Throughput; Graph algorithms; Multiplier block; Pipelining; Wavelet filter;
Conference_Titel :
Computer Technology and Development, 2009. ICCTD '09. International Conference on
Conference_Location :
Kota Kinabalu
Print_ISBN :
978-0-7695-3892-1
DOI :
10.1109/ICCTD.2009.223