Title :
Multilevel synthesis minimizing the routing factor
Author :
Abouzeid, P. ; Sakouti, K. ; Saucier, G. ; Poirot, F.
Author_Institution :
Inst. Nat. Polytech. de Grenoble/CSI, France
Abstract :
A multilevel logic synthesis method based on standard cells and aiming at reducing both gate and wiring areas is presented. The goal is to decrease the routing factor which is defined as a ratio between the routing area and the gate area. The wiring is taken into account during the synthesis steps (factorization and technology mapping). The approach is based on a lexicographical expression of a Boolean function controlling the input dependency and on a kernel filtering controlling the excessive factorizations responsible for wiring complexity increase
Keywords :
circuit layout CAD; logic CAD; Boolean function; factorization; gate area; kernel filtering; lexicographical expression; logic synthesis; multilevel synthesis; routing area; routing factor; standard cells; synthesis steps; technology mapping; Boolean functions; Design automation; Filtering; Industrial control; Kernel; Logic design; Network synthesis; Routing; Very large scale integration; Wiring;
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
0-89791-363-9
DOI :
10.1109/DAC.1990.114884