DocumentCode :
2770325
Title :
Multi-clock domain TDF ATPG testing: An innovative approach
Author :
Ang, Chin Hai
Author_Institution :
Test Dev., Altera Corp. (M) Sdn Bhd
fYear :
2008
fDate :
1-3 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
With the rapid advancement of fab process technology into the nanometer node era, there is an increasing trend in the manifestation of deep submicron (DSM) marginal defects in integrated circuit (IC) fabrication. Despite transition delay fault (TDF) tests providing reasonable coverage against DSM marginal defects, this methodology is hampered in designs with multiple clock domains where the lowest operating clock frequency becomes the dominant TDF testing frequency. The methodology advocated in this paper aims to overcome this bottleneck by introducing an automated yet comprehensive approach to segregate and consolidate the various clock domains in any design for more effective TDF testing. It identifies all user registers in the design and recursively identifies the clock sources of those registers through intelligent net connectivity analysis. In an experimental 200 M-transistor and 4-clock-domains test-chip netlist, this methodology is able to identify clock sources for all registers in five minutes time, and that processing time is negligible when compared to the TDF automatic test pattern generation (ATPG) time. Hence, it has been proven effective and highly successful in increasing the TDF test frequency to the highest operating clock domain frequency of the design.
Keywords :
automatic test pattern generation; fault diagnosis; integrated circuit testing; 4-clock-domains test-chip netlist; automatic test pattern generation; deep submicron marginal defect; integrated circuit fabrication; intelligent net connectivity analysis; multiclock domain TDF ATPG testing; nanometer node era; transition delay fault tests; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Delay; Electronic equipment testing; Frequency; Integrated circuit testing; Logic testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, 2008. ICED 2008. International Conference on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-2315-6
Electronic_ISBN :
978-1-4244-2315-6
Type :
conf
DOI :
10.1109/ICED.2008.4786660
Filename :
4786660
Link To Document :
بازگشت