Title :
High Performance Pipelined Signed 64x64-Bit Multiplier Using Radix-32 Modified Booth Algorithm and Wallace Structure
Author :
Bansal, Manish ; Nakhate, Sangeeta ; Somkuwar, Ajay
Author_Institution :
Electron. & Commun. Eng., Maulana Azad Nat. Inst. Of Technol., Bhopal, India
Abstract :
This paper manly focus on enhancing speed performance of signed multiplication using radix-32 modified Booth algorithm and Wallace Structure. It is designed for fixed length 64×64 bit operands. 3:2 and 4:2 Compressor used in Wallace tree structure accumulate partial products. Using both compressor, No. of levels has been reduced that also causes enhancing the speed of multiplier. An efficient VHDL code has been written and successfully synthesized and simulated using Xilinx ISE 9.2i and Model Sim PE Student Edition 10.2c. Proposed pipelined signed 64×64 bit multiplier using radix-32 Booth algorithm and Wallace tree structure provides less delay 1.4 ns and required 87% less number of levels in Wallace tree structure, 76% less total number of Compressor, 70% less generated partial products as compared to conventional multipliers.
Keywords :
pipeline arithmetic; signal processing; Model Sim PE Student Edition; VHDL code; Wallace tree structure; Xilinx ISE 9.2i; digital signal processing; hardware description language; pipelined signed multiplier; radix-32 modified Booth algorithm; signed multiplication; Algorithm design and analysis; Arrays; Computational modeling; Delay; Digital signal processing; Signal processing algorithms; 3:2 Compressor; 4:2 Compressor; Booth Encoder; Radix-32; Wallace Tree;
Conference_Titel :
Computational Intelligence and Communication Networks (CICN), 2011 International Conference on
Conference_Location :
Gwalior
Print_ISBN :
978-1-4577-2033-8
DOI :
10.1109/CICN.2011.86