Title :
A testability-aware low power architecture
Author :
Wang, Gang ; Wang, Jian ; Qi, Zi-Chu
Author_Institution :
Key Lab. of Comput. Syst. & Archit., Beijing, China
Abstract :
Test power consumption is becoming a major concern in low power integrated circuits (ICs). This paper presents a revised low power compression architecture for scan test. In this paper, the variance in power consumption is used to select test pattern during scan test, and a low power feedback MUX is added to the scan chains. Simulation results by mathematical methods show that the proposed test architecture is promising in reduction of power consumption.
Keywords :
integrated circuit testing; low-power electronics; mathematical analysis; feedback MUX; low-power IC; low-power compression architecture; low-power integrated circuits; mathematical method; scan test; test pattern; test power consumption; testability-aware low-power architecture; Clocks; Compaction; Computer architecture; Power demand; Switches; Switching circuits; Vectors;
Conference_Titel :
SOC Conference (SOCC), 2012 IEEE International
Conference_Location :
Niagara Falls, NY
Print_ISBN :
978-1-4673-1294-3
DOI :
10.1109/SOCC.2012.6398392