Title :
Designing quantum adder circuits and evaluating their error performance
Author :
Chakrabarti, Amlan ; Sur-Kolay, Susmita
Author_Institution :
Univ. of Calcutta, Kolkata
Abstract :
With the advent of efficient quantum algorithms and technological advances, design of quantum circuits has gained importance. Minimization of the gate count and the number of gate levels are the two major objectives in quantum circuit design. The peculiar nature of quantum decoherence that leads to quantum errors mandates completion of all the quantum gate operations within a time bound, hence reduction in the gate count and the number of circuit levels leads to lowering the errors and the overall cost in quantum circuits. In this paper, we propose the design of adder circuits using CNOT and CkNOT gates, with significant reduction in gate count and number of gate levels over their existing counterparts in the literature. We then present a software model for evaluating errors in quantum computing circuits and employ it for evaluating the error performance of our proposed quantum adder circuits.
Keywords :
adders; quantum gates; CkNOT gates; CNOT gates; error performance; gate count; gate levels; quantum adder circuits; quantum computing circuits; software model; Adders; Buildings; Circuits; Computer errors; Databases; Information processing; Polynomials; Quantum cellular automata; Quantum computing; Quantum mechanics;
Conference_Titel :
Electronic Design, 2008. ICED 2008. International Conference on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-2315-6
Electronic_ISBN :
978-1-4244-2315-6
DOI :
10.1109/ICED.2008.4786689