DocumentCode :
2772072
Title :
Embedded SRAM design in deep deep submicron technologies
Author :
Dehaene, Wim ; Cosemans, S. ; Vignon, A. ; Catthoora, F. ; Geens, P.
Author_Institution :
Katholieke Univ. Leuven, Leuven
fYear :
2007
fDate :
11-13 Sept. 2007
Firstpage :
384
Lastpage :
391
Abstract :
Static RAM memory is more than ever a key component in systems on chip. Static memories are dominating factors in the cost, the performance and the energy consumption of such systems. Deep deep submicron scaling beyond 130 nm complicates the design of SRAM circuits that make a good compromise between performance and energy consumption. This is mainly caused by leakage and technological variability. The effect of leakage and variability is amplified by the fact that large area penalties are unacceptable for cost reasons. As a consequence, novel circuit designs are needed to alleviate the additional problems introduced by advanced scaling while keeping classic scaling advantages intact. This paper gives an overview of circuit techniques that have recently been proposed to improve the position of SRAMS in the area-energy-performance design space. This paper starts from the SRAM cell, expands to the local bitline to conclude with the circuit architecture of complete SRAMs.
Keywords :
SRAM chips; electrical faults; integrated circuit design; SRAM circuits; area-energy-performance design space; embedded SRAM design; energy consumption; leakage; submicron technologies; technological variability; Circuit optimization; Circuit synthesis; Costs; Delay; Delta-sigma modulation; Energy consumption; Random access memory; Read-write memory; System-on-a-chip; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference, 2007. ESSCIRC 2007. 33rd European
Conference_Location :
Munich
ISSN :
1930-8833
Print_ISBN :
978-1-4244-1125-2
Type :
conf
DOI :
10.1109/ESSCIRC.2007.4430324
Filename :
4430324
Link To Document :
بازگشت