DocumentCode :
2772353
Title :
Spectral PLL built-in self-test for integrated cellular transceivers
Author :
Münker, Christian ; Weigel, Robert
Author_Institution :
Infineon Technol. AG, Munchen
fYear :
2007
fDate :
11-13 Sept. 2007
Firstpage :
476
Lastpage :
479
Abstract :
A built-in self test (BIST) solution for the on-chip spectral verification of a 4 GHz phase-locked loop (PLL) is presented. The PLL is embedded in an integrated cellular RF transceiver in a 130 nm CMOS technology. The BIST blocks enable the detection of catastrophic and many parametric faults by measuring the PLL frequency response and checking for spurious sidebands and excessive in-band phase noise without external test equipment. Multi-tone stimuli with a spurious-free dynamic range (SFDR) of 60 dB are generated on-chip, the PLL RF response is demodulated and digitized in an on-chip digital FM discriminator. Spectral analysis is performed using digital narrowband filtering, achieving an SFDR of 45 dB. The fully digital BIST blocks require a chip area of only 0.06 mm2 and do not compromise the performance of the PLL itself.
Keywords :
CMOS integrated circuits; built-in self test; digital phase locked loops; frequency response; transceivers; CMOS technology; built-in self-test; digital FM discriminator; digital narrowband filtering; frequency 4 GHz; frequency response; integrated cellular transceivers; multitone stimuli; on-chip spectral verification; radiofrequency transceiver; size 130 nm; spectral phase locked loop; spurious-free dynamic range; Automatic testing; Built-in self-test; CMOS technology; Fault detection; Frequency measurement; Phase detection; Phase frequency detector; Phase locked loops; Radio frequency; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference, 2007. ESSCIRC 2007. 33rd European
Conference_Location :
Munich
ISSN :
1930-8833
Print_ISBN :
978-1-4244-1125-2
Type :
conf
DOI :
10.1109/ESSCIRC.2007.4430345
Filename :
4430345
Link To Document :
بازگشت