Title :
Design methodology to achieve good testability of VLSI chips: An industrial perspective
Author :
Lo, H.H. ; Lee, W.F. ; Reaz, M.B.I. ; Hisham, N. ; Shakaff, A.Y.M.
Abstract :
Many of today´s very large scale integration (VLSI) chips are digital design that has hundreds of thousands to millions of transistors per chip. Testing of such large VLSI chips proves to be a challenge. One method of addressing this challenge is the introduction of design for test (DFT) features into the VLSI chips. This paper describes an efficient methodology of achieving good testability of VLSI chip using a combination of register transfer level (RTL) coding styles with full scan chain implementation and automatic test pattern generation (ATPG). This paper also describes the method of sharing of DFT pins associated with scan chain in order to reduce packaging cost due to DFT.
Keywords :
VLSI; automatic test pattern generation; design for testability; logic design; VLSI chips; automatic test pattern generation; design for test; design methodology; digital design; register transfer level coding; very large scale integration chips; Automatic test pattern generation; Built-in self-test; Circuit testing; Design for testability; Design methodology; Electronic design automation and methodology; Flip-flops; Integrated circuit testing; Logic testing; Very large scale integration;
Conference_Titel :
Electronic Design, 2008. ICED 2008. International Conference on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-2315-6
Electronic_ISBN :
978-1-4244-2315-6
DOI :
10.1109/ICED.2008.4786782