Title :
PALACE: a layout generator for SCVS logic blocks
Author :
Just, Knut M. ; Auer, Edgar ; Schiele, Werner L. ; Schwaferts, Alexander
Author_Institution :
Siemens AG, Munich, Germany
Abstract :
A novel approach to the automatic layout synthesis of dynamic CMOS circuits is presented. A set of logic expressions is realized in a row of cells. Taking multi-level Boolean expressions as input, logic transistors are placed and routed. Efficient solutions are achieved by permitting the variables of the expressions and by row folding. The layout is designed on a coarse grid taking timing requirements into account and afterwards adapted to the geometric design rules by a compactor. A comparison to handcrafted layouts shows that the results of PALACE are nearly equivalent, while the design productivity is significantly increased
Keywords :
Boolean functions; CMOS integrated circuits; circuit layout CAD; logic CAD; Boolean expressions; PALACE; SCVS logic blocks; automatic layout synthesis; coarse grid; compactor; design productivity; dynamic CMOS circuits; geometric design rules; layout generator; logic expressions; logic transistors; Boolean functions; CMOS logic circuits; CMOS technology; Chip scale packaging; Circuit synthesis; Logic design; Productivity; Routing; Switches; Timing;
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
0-89791-363-9
DOI :
10.1109/DAC.1990.114901