DocumentCode :
2773444
Title :
Static CMOS implementation of Logarithmic Skip Adder
Author :
Jia, Song ; Liu, Fei ; Gao, Jun ; Liu, Ling ; Wang, Xinan ; Zhang, Tianyi ; Chen, Zhongjian ; Ji, Lijiu
Author_Institution :
Inst. of Microelectron., Peking Univ., Beijing, China
fYear :
2003
fDate :
16-18 Dec. 2003
Firstpage :
509
Lastpage :
512
Abstract :
Circuit design of 32-bit Logarithmic Skip Adder (LSA) is introduced to implement high performance, low power addition. At architecture level, ELM carry look ahead adder is included into blocks of carry skip adder and the hybrid architecture of LSA costs 30% less hardware than ELM. At circuit level carry-incorporating structure to include the primary carry input in carry chain and and-xor structure to implement final sum logic are designed. Circuit simulation using spectre simulator are presented and compared with recent literatures´. For 2.5 v, 0.25 μm process, critical delay of 0.8 ns, power dissipation of 5.2 mw at 100 MHz is simulated.
Keywords :
CMOS integrated circuits; adders; circuit simulation; integrated circuit design; 0.8 ns; 100 MHz; 25 V; 32 bit; 5.2 mW; CMOS; circuit design; circuit level carry-incorporating structure; circuit simulation; hybrid architecture; logarithmic skip adder; Adders; Binary trees; Circuit simulation; Circuit synthesis; Costs; Delay; Hardware; Logic; Multiplexing; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2003 IEEE Conference on
Print_ISBN :
0-7803-7749-4
Type :
conf
DOI :
10.1109/EDSSC.2003.1283583
Filename :
1283583
Link To Document :
بازگشت