Title :
Reconfigurable and Area-Efficient Architecture for Symmetric FIR Filters with Powers-of-Two Coefficients
Author_Institution :
Georgia Inst. of Technol., Atlanta
Abstract :
This paper presents a new reconfigurable and area- efficient architecture for symmetric FIR filters with powers-of-two (PT) coefficients (2PFIR filters). The proposed architecture is based on the general-purpose digital signal processor (DSP) architecture. The synthesis results show that the proposed architecture is more area-efficient than the normal architecture in terms of gate count, maintaining reconfigurability. The use of a single shifter/adder/accumulator as an arithmetic unit results in the good area efficiency of the proposed architecture.
Keywords :
FIR filters; digital signal processing chips; reconfigurable architectures; area-efficient architecture; general-purpose digital signal processor architecture; powers-of-two coefficients; reconfigurable architecture; symmetric FIR filters; Bit error rate; Computer architecture; Digital signal processing; Digital signal processors; Finite impulse response filter; Hardware; Maintenance engineering; Power engineering and energy; Power engineering computing; Signal synthesis;
Conference_Titel :
Innovations in Information Technology, 2007. IIT '07. 4th International Conference on
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-1840-4
Electronic_ISBN :
978-1-4244-1841-1
DOI :
10.1109/IIT.2007.4430440