DocumentCode :
2774355
Title :
A clustering based area I/O planning for flip-chip technology
Author :
Wang, Janet ; Muchherla, Kishore Kumar ; Kumar, Jai Ganesh
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
fYear :
2004
fDate :
2004
Firstpage :
196
Lastpage :
201
Abstract :
The complexity of nanometer SoC design requires the codesign and development of circuit design and packaging technology to enable a successful \´total integrated solution\´. In this paper we introduce a new area I/O algorithm for the recent flip-chip packaging technology. The algorithm combines a clustering technique with area I/O planning algorithm to avoid iterations during "placement and area I/O pad assignment". Experiment results show that the total interconnect length (including both on-chip and off-chip parts) and delay are reduced by 10-15% comparing with traditional algorithms.
Keywords :
circuit complexity; circuit layout CAD; flip-chip devices; integrated circuit layout; integrated circuit packaging; nanoelectronics; system-on-chip; CAD tool; area I/O pad assignment; clustering based area I/O planning; flip-chip technology; heuristic algorithm; nanometer SoC design; total integrated solution; total interconnect length; Clustering algorithms; Design automation; Design methodology; Flip chip; Integrated circuit packaging; Integrated circuit technology; Routing; Silicon; Technology planning; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2004. Proceedings. 5th International Symposium on
Print_ISBN :
0-7695-2093-6
Type :
conf
DOI :
10.1109/ISQED.2004.1283673
Filename :
1283673
Link To Document :
بازگشت