DocumentCode :
2774861
Title :
A versatile high speed bit error rate testing scheme
Author :
Fan, Yongquan ; Zeljko, Z. ; Chiang, Man Wah
Author_Institution :
Microelectron. & Comput. Syst. Lab., McGill Univ., Montreal, Que., Canada
fYear :
2004
fDate :
2004
Firstpage :
395
Lastpage :
400
Abstract :
The quality of a digital communication interface can be characterized by its bit error rate (BER) performance. To ensure the quality of the manufactured interface, it is critical to quickly and precisely test its BER behavior. Traditionally, BER is evaluated using software simulations, which are very time-consuming. Though there are some standalone BER test products, they are expensive and none of them includes channel emulators, which are essential to testing BER under the presence of noise. To overcome these problems, we present a versatile scheme for BER testing in FPGAs. This scheme consists of two intellectual property (IP) cores: the BER tester (BERT) core and the additive white Gaussian noise (AWGN) generator core. We demonstrate through case studies that the proposed solution exhibits advantages in speed and cost over existing solutions.
Keywords :
AWGN; error statistics; field programmable gate arrays; industrial property; network interfaces; noise generators; telecommunication equipment testing; AWGN generator core; BER tester core; BERT; FPGA; IP cores; additive white Gaussian noise; bit error rate; channel emulators; digital communication interface; digital communication system; high speed BER testing scheme; high speed serial communication interfaces; intellectual property; AWGN; Additive white noise; Bit error rate; Costs; Digital communication; Field programmable gate arrays; Gaussian noise; Intellectual property; Manufacturing; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2004. Proceedings. 5th International Symposium on
Print_ISBN :
0-7695-2093-6
Type :
conf
DOI :
10.1109/ISQED.2004.1283706
Filename :
1283706
Link To Document :
بازگشت