DocumentCode :
2774960
Title :
MID: a Novel Coherency Protocol in Chip Multiprocessor
Author :
Pengyong, Ma ; Shuming, Chen
Author_Institution :
National University of Defense Technology, China
fYear :
2006
fDate :
Sept. 2006
Firstpage :
50
Lastpage :
50
Abstract :
Chip multi-processors (CMP) are rapidly emerging as an important design paradigm for both high performance and embedded processors[1]. The shared on-chip cache will cause data inconsistent. This paper proposes a specification methodology that documents and specifies a cache coherence protocol in chip multi-processor. This protocol contains five states and we use three state bits to describe these states. In this protocol, we take full advantage of the rapid data exchanging between the processors in CMP. All the processors¿ level one caches (L1D) link on a ring bus. Every processor can access all L1D¿s Tag simultaneously to judge whether or not the memory access hit other L1Ds. We then take a detailed compare between this protocol and MESI protocol. Simulation results show that the MID protocol has an improvement of up to 30% comparing with MESI protocol.
Keywords :
Access protocols; Bandwidth; Computer science; Information technology; Master-slave;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology, 2006. CIT '06. The Sixth IEEE International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7695-2687-X
Type :
conf
DOI :
10.1109/CIT.2006.119
Filename :
4019873
Link To Document :
بازگشت