DocumentCode :
2777092
Title :
Industry Drop Tests in Solder Joint Reliability Study of Molded Flip Chip Package
Author :
Kang Eu Ong ; Wei Kea, Loh ; Chee Wai Wong ; Yeen San, Yip ; Choi Keng Chan ; Lim, S.A. ; Seok Ling, Lee ; Ganapathysubramanian, S.
Author_Institution :
Intel Technol. Sdn Bhd, Kulim
fYear :
2006
fDate :
11-14 Dec. 2006
Firstpage :
1
Lastpage :
7
Abstract :
In this paper, the author has compared the package performance of molded flip chip package in two types of industry drop test conditions namely test J and N. Drop dynamic analysis, failure mechanism and board design options were discussed in detail. High speed camera (HSC) and strain measurement analyses were used in this study. It was found that the molded package has a shorter life span when tested using drop test J as compared to drop test N; even though test N has a higher shock pulse than test J. From HSC data and strain measurement, higher board deflection and board strain were observed in test J condition. This suggested that strain metric is the key factor to determine the solder joint reliability and not the shock pulse. Further analysis with failure analysis (FA) revealed that the major failure mode at solder joint package interface is mechanical fatigue crack while at the board side is dominated by brittle fracture crack and broken board trace. Broken board trace failure was identified as the key factor which attributed to lower drop performance. Dependency of drop performance to different board pad designs such as via-off-pad (VoP) and via-in-pad (ViP) were considered. The experiment was also complemented with detail finite element analysis (FEA) to establish design sensitivity in molded flip chip package; such as recommendation of a better board trace routing design. In summary, the study found that drop test J is more stringent than drop test N and optimizing the board trace design can improve the solder joint reliability (SJR).
Keywords :
electronics industry; failure analysis; fatigue cracks; flip-chip devices; moulding; reliability; solders; testing; board deflection; board design; board strain; board trace routing design; brittle fracture crack; broken board trace failure; data measurement; drop dynamic analysis; failure analysis; failure mechanism; failure mode; finite element analysis; high speed camera analysis; industry drop tests; mechanical fatigue crack; molded flip chip package; molded package; shock pulse; solder joint package interface; solder joint reliability; strain measurement analysis; strain metric; via-in-pad; via-off-pad; Cameras; Electric shock; Failure analysis; Flip chip; Life testing; Packaging; Performance analysis; Pulse measurements; Soldering; Strain measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Materials and Packaging, 2006. EMAP 2006. International Conference on
Conference_Location :
Kowloon
Print_ISBN :
978-1-4244-0834-4
Electronic_ISBN :
978-1-4244-0834-4
Type :
conf
DOI :
10.1109/EMAP.2006.4430610
Filename :
4430610
Link To Document :
بازگشت