DocumentCode :
2777431
Title :
High Performance and Area-Efficient Circuit-Switched Network on Chip Design
Author :
Pham, Phi-Hung ; Kumar, Yogendera ; Kim, Chulwoo
Author_Institution :
Korea University, Korea
fYear :
2006
fDate :
Sept. 2006
Firstpage :
243
Lastpage :
243
Abstract :
High performance and area-efficient circuitswitched on chip network using 4x4 folded torus topology with simple router architecture and circuit setup scheme is presented. When designed (synthesized and simulated) and analyzed for performance in 0.18¿m process technology, the pre-layout area of each router is found to be 0.018 mm2 and the minimum probing period as 2.2 ns. The proposed NoC supports the wave-pipelining transmission across multi-clock domain environment to achieve the high throughput and energy efficiency.
Keywords :
Analytical models; Circuit simulation; Circuit synthesis; Circuit topology; Energy efficiency; Network synthesis; Network topology; Network-on-a-chip; Performance analysis; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology, 2006. CIT '06. The Sixth IEEE International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7695-2687-X
Type :
conf
DOI :
10.1109/CIT.2006.97
Filename :
4020005
Link To Document :
بازگشت