Title :
Thermal resistance reduction in power MOSFETs integrated in a 65nm SOI technology
Author :
Bon, O. ; Roig, J. ; Morancho, F. ; Haendler, S. ; Gonnard, O. ; Raynaud, C.
Author_Institution :
Univ. de Toulouse, Toulouse
Abstract :
The static and dynamic analysis of the thermal resistance (RTH) in 65 nm SOI DriftMOS power devices is presented in this work. Experiment and numerical simulation are both used to compare DriftMOS devices integrated in 65 nm and 130 nm SOI technologies. Important RTHmiddot drop (between 40% and 60%) is found by experiment at 65 nm technology, basically due to the thinner buried oxide (BOX) layer. However, numerical simulation reveals a lower RTHmiddot reduction in the hottest point of the SOI active layer, shifted down about 15%. Furthermore, the RTHmiddot dependence with device geometrical parameters is investigated and the different layer contributions to the global thermal resistance are identified.
Keywords :
power MOSFET; silicon-on-insulator; thermal resistance; SOI DriftMOS power devices; SOI technology; Si-SiO2; buried oxide layer; dynamic analysis; power MOSFET; static analysis; thermal resistance reduction; Ambient intelligence; CMOS technology; Electric variables; Integrated circuit technology; MOSFETs; Numerical simulation; Research and development; Silicon; Thermal resistance; Voltage;
Conference_Titel :
Solid State Device Research Conference, 2007. ESSDERC 2007. 37th European
Conference_Location :
Munich
Print_ISBN :
978-1-4244-1123-8
Electronic_ISBN :
1930-8876
DOI :
10.1109/ESSDERC.2007.4430906