DocumentCode :
2780880
Title :
Gate-all-around Si-nanowire CMOS inverter logic fabricated using top-down approach
Author :
Buddharaju, K.D. ; Singh, N. ; Rustagi, S.C. ; Teo, Selin H G ; Wong, L.Y. ; Tang, L.J. ; Tung, C.H. ; Lo, G.Q. ; Balasubramanian, N. ; Kwong, D.L.
Author_Institution :
Inst. of Microelectron., Singapore
fYear :
2007
fDate :
11-13 Sept. 2007
Firstpage :
303
Lastpage :
306
Abstract :
We present, for the first time, the monolithic integration of Gate-Ail-Around (GAA) Si-nanowire FETs into CMOS logic using top-down approach. The drive currents for N-and P-MOS transistors are matched using different number of channels for each to obtain symmetric pull-up and pull-down characteristics. Sharp ON-OFF transitions with high voltage gains (up to -45) are obtained which are best reported among the nanowire and carbon nanotube inverters. The inverters maintain their good transfer characteristics and noise margins for a wide range of VDD values, down to 0.2 V. Short circuit current at 0.2 V VDD is ~6 pA indicating excellent potential of these devices for low voltage and ultra low power applications. These results excel those reported in the literature for nanowire as well as FinFET (non-classical CMOS) inverters.
Keywords :
CMOS logic circuits; field effect transistors; logic gates; nanowires; FinFET; N-MOS transistors; ON-OFF transitions; P-MOS transistors; carbon nanotube inverters; monolithic integration; nanowire CMOS inverter logic; Assembly; CMOS logic circuits; Circuit synthesis; FinFETs; Low voltage; MOS devices; MOSFETs; Monolithic integrated circuits; Pulse inverters; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 2007. ESSDERC 2007. 37th European
Conference_Location :
Munich
ISSN :
1930-8876
Print_ISBN :
978-1-4244-1123-8
Electronic_ISBN :
1930-8876
Type :
conf
DOI :
10.1109/ESSDERC.2007.4430938
Filename :
4430938
Link To Document :
بازگشت