Title :
Model Checking Bluespec Specified Hardware Designs
Author :
Singh, Gaurav ; Shukla, Sandeep K.
Author_Institution :
FERMAT Lab., Virginia Polytech. & State Univ., Blacksburg, VA
Abstract :
Using RTL (Register Transfer Level) models for the verification of complex hardware designs involves reducing the state space of designs using various abstraction techniques. In this paper, we propose faster and earlier verification of hardware designs at a level of abstraction above RTL. We consider a high-level (above RTL) hardware model that uses atomic rules to describe the behavior of a design, which can then be synthesized to RTL code. Bluespec System Verilog (BSV) is an example of such a high-level specification language. We propose a methodology for verification of BSV models using Spin, which is a Model Checking tool. Verification of high-level BSV models may avoid the need for using abstraction techniques since such models already ignore various low-level details that are irrelevant for verifying a design´s behavioral properties. Moreover, using our proposed methodology different behaviors of BSV models can be efficiently verified at high-level aiding in faster verification.
Keywords :
formal verification; hardware description languages; Bluespec system Verilog; abstraction techniques; hardware designs; high-level specification language; model checking; model checking tool; register transfer level; verification; Explosions; Flow graphs; Formal verification; Hardware design languages; High level synthesis; Logic; Microprocessors; Specification languages; State-space methods; Testing; Bluespec System Verilog(BSV); High-Level Synthesis; Model Checking; Spin;
Conference_Titel :
Microprocessor Test and Verification, 2007. MTV '07. Eighth International Workshop on
Conference_Location :
Austin, TX
Print_ISBN :
978-0-7695-3241-7