DocumentCode :
2781818
Title :
A parallel pattern mixed-level fault simulator
Author :
Hwang, Tyh-Song ; Lee, Chung Len ; Shen, Wen Zen ; Wu, Ching Ping
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsin-Chu, Taiwan
fYear :
1990
fDate :
24-28 Jun 1990
Firstpage :
716
Lastpage :
719
Abstract :
A parallel pattern mixed-level fault simulator is described and demonstrated. The switch level allows the simulator to treat transistor faults such as stuck-open and stuck-short faults, the gate level allows the simulator to conserve the speed advantage of the gate level simulation, and the parallel pattern single-fault propagation (PPSFP) strategy enhances the simulation speed at least one order of magnitude, depending on the word length to implement the simulator. The simulator is built on the basis of a set of operators that translate the switch-level signal propagation into Boolean operations and transform the gate-level logic elements into symbolic logic representations. These make parallel pattern evaluation for switch level simulation possible. The implemented simulator exhibits an O(G1.88 ) performance for the logic-level simulation. This can be further improved if a longer word length is adopted
Keywords :
digital simulation; logic CAD; logic testing; PPSFP; fault simulator; gate level; gate-level logic; logic-level simulation; mixed-level fault simulator; parallel pattern; parallel pattern single-fault propagation; stuck-open; stuck-short; switch level; symbolic logic; transistor faults; Circuit faults; Circuit simulation; Degradation; Fault detection; Logic circuits; Logic gates; MOSFETs; Switched capacitor circuits; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
ISSN :
0738-100X
Print_ISBN :
0-89791-363-9
Type :
conf
DOI :
10.1109/DAC.1990.114946
Filename :
114946
Link To Document :
بازگشت