DocumentCode :
2783326
Title :
External Latchup Characteristics Under Static and Transient Conditions in Advanced Bulk CMOS Technologies
Author :
Kontos, Dimitris ; Gauthier, Robert ; Chatty, Kiran ; Domanski, Krzysztof ; Muhammad, Mujahid ; Seguin, Christopher ; Halbach, Ralph
Author_Institution :
nVidia Corp., Santa Clara, CA
fYear :
2007
fDate :
15-19 April 2007
Firstpage :
358
Lastpage :
363
Abstract :
External latchup phenomena in 65nm CMOS technology under transient events are studied. The effect of different design schemes such as injector to detector spacing, detector orientation, guardring protection strategy and also process factors such as wafer resistivity are investigated. The distance of latchup structures from injector devices inside I/O cells is found to be crucial for the latchup robustness of hardware. Guardring protection strategies with second guardring surrounding the latchup structure are proven to be more robust than that of a single guardring. The substrate resistivity can have a very strong impact to the latchup characteristics of hardware. For distances beyond 5mum between latchup structure and injection device is one of the key factors determining the latchup triggering current levels.
Keywords :
CMOS integrated circuits; integrated circuit reliability; transient analysis; 5 micron; 65 nm; CMOS technology; detector orientation; detector spacing; guardring protection strategy; latchup robustness; latchup triggering current; transient events; CMOS technology; Circuit testing; Conductivity; Detectors; Electrostatic discharge; Hardware; Microelectronics; Protection; Robustness; Thyristors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability physics symposium, 2007. proceedings. 45th annual. ieee international
Conference_Location :
Phoenix, AZ
Print_ISBN :
1-4244-0919-5
Electronic_ISBN :
1-4244-0919-5
Type :
conf
DOI :
10.1109/RELPHY.2007.369915
Filename :
4227656
Link To Document :
بازگشت