Title :
Impact of Gate Tunneling Leakage on Performances of Phase Locked Loop Circuit in Nanoscale CMOS Technology
Author :
Chen, Jung-Sheng ; Ker, Ming-Dou
Author_Institution :
Nanoelectronics & Gigascale Syst. Lab., National Chiao-Tung Univ., Hsinchu
Abstract :
The influence of gate tunneling leakage on the circuit performances of phase locked loop (PLL) in nanoscale CMOS technology has been investigated by simulation. The basic PLL with second-order loop filter is used to simulate the impact of gate tunneling leakage on performance degradation of PLL in a standard 90-nm CMOS process. The MOS capacitors with different oxide thicknesses are used to investigate this impact to PLL. The locked time, static phase error, and jitter of second-order PLL are degraded by the gate tunneling leakage of MOS capacitor in loop filter.
Keywords :
MOS capacitors; nanoelectronics; phase locked loops; MOS capacitors; gate tunneling leakage; nanoscale CMOS technology; phase locked loop circuit; second-order loop filter; CMOS process; CMOS technology; Capacitance; Circuit simulation; Degradation; Filters; MOS capacitors; Phase locked loops; Tunneling; Voltage;
Conference_Titel :
Reliability physics symposium, 2007. proceedings. 45th annual. ieee international
Conference_Location :
Phoenix, AZ
Print_ISBN :
1-4244-0919-5
Electronic_ISBN :
1-4244-0919-5
DOI :
10.1109/RELPHY.2007.370002