DocumentCode :
2786099
Title :
Power Visualization, Analysis, and Optimization Tools for FPGAs
Author :
French, Matthew ; Wang, Li ; Wirthlin, Michael
Author_Institution :
Inf. Sci. Inst., Southern California Univ., Arlington, VA
fYear :
2006
fDate :
24-26 April 2006
Firstpage :
185
Lastpage :
194
Abstract :
This paper introduces the low-power intelligent tool environment (LITE), an object oriented tool set designed for power visualization, analysis, and optimization. These tools leverage an established FPGA design environment, JHDL, that allows design logic and power utilization to be displayed, analyzed, and cross-probed simultaneously at a level of abstraction close to the design entry point. Circuit logic, FPGA architecture and power information are correlated to create accurate power prediction and estimation models. These models and power analysis tools can then be used to create power optimization algorithms. Power optimization algorithm development is supported through the use of tools to query and sort circuit characteristics and drop in COTS CAD tool compliant constraints. These constraints can be used to guide the COTS placement and routing tools to optimize for power
Keywords :
circuit optimisation; field programmable gate arrays; low-power electronics; power integrated circuits; FPGA; low power intelligent tool environment; object oriented tool set; power analysis; power consumption; power optimization tools; power utilization; power visualization; Algorithm design and analysis; Constraint optimization; Design optimization; Field programmable gate arrays; Logic circuits; Logic design; Object oriented modeling; Predictive models; Routing; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2006. FCCM '06. 14th Annual IEEE Symposium on
Conference_Location :
Napa, CA
Print_ISBN :
0-7695-2661-6
Type :
conf
DOI :
10.1109/FCCM.2006.58
Filename :
4020907
Link To Document :
بازگشت