Title :
A 10b 120MS/s 45nm CMOS ADC using A re-configurable three-stage switched op-amp
Author :
Kim, Young-Ju ; Lee, Kyung-Hoon ; Ji, Seung-Hak ; Kwon, Yi-Gi ; Lee, Seung-Hoon ; Moon, Kyoung-Jun ; Choi, Michael ; Park, Ho-Jin ; Park, Byeong-Ha
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul, South Korea
Abstract :
A 10b 120MS/s pipeline ADC is implemented in a 45nm CMOS process. Three-stage amplifiers based on RNMC and multi-path zero cancellation techniques are employed in the SHA and two MDACs. A re-configurable three-stage switched amplifier is shared between adjacent MDACs without series switches and memory effects. A charge redistributed input sampling network properly handles single-ended or differential SHA inputs. The prototype ADC with an active die area of 0.58mm2 consumes 61.6mW at 120MS/s and 1.1V. The measured DNL and INL are within 0.44LSB and 0.75LSB, respectively. At a clock of 120MHz with a 1.2Vpp 4.2MHz sinusoidal input, the measured SNDR and SFDR are 55.1dB and 70.0dB, respectively.
Keywords :
CMOS integrated circuits; analogue-digital conversion; operational amplifiers; CMOS ADC; CMOS process; frequency 120 MHz; frequency 4.2 MHz; multipath zero cancellation; pipeline ADC; power 61.6 mW; reconfigurable three-stage switched amplifier; reconfigurable three-stage switched op-amp; size 45 nm; voltage 1.1 V; voltage 1.2 V; CMOS integrated circuits; Capacitors; Clocks; Frequency measurement; Pipelines; Prototypes; Switches;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-5758-8
DOI :
10.1109/CICC.2010.5617409