DocumentCode :
2788846
Title :
A 2.5-8Gb/s transceiver with 5-tap DFE and Second order CDR against 28-inch channel and 5000ppm SSC in 40nm CMOS technology
Author :
Chen, Wei-Chih ; Tsai, Chien-Chun ; Chang, Chih-Hsien ; Peng, Yung-Chow ; Hsueh, Fu-Lung ; Yu, Tsung-Hsin ; Chien, Jinn-Yeh ; Huang, Wen-Hung ; Lu, Chi-Chang ; Lin, Mu-Shan ; Fu, Chin-Ming ; Yang, Shu-Chun ; Wong, Chung-Wing ; Chen, Wan-Te ; Wen, Chin-Hua
Author_Institution :
Taiwan Semicond. Manuf. Co., Hsinchu, Taiwan
fYear :
2010
fDate :
19-22 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a 2.5-8Gb/s transceiver for PCI Express Gen3.0/2.0/1.0 applications. To overcome channel loss of high bit rate application, a linear equalizer (LEQ) and decision feedback equalizer (DFE) are used to eliminate ISI effect, compensate channel loss, and improve BER performance for 28-inch FR4 channel. The 3-tap feed-forward equalizer (FFE) is used to improve signal quality in transmitter. The resolution of de-emphasis and pre-shoot is up to 1/63 and 1/15. It also performs 0.8UIpp eye opening for 8Gb/s operation. A 2nd order clock and data recovery (CDR) employs digital finite state machine to track phase difference and frequency between clock and data. The CDR can cover 0 to -5000ppm frequency offset of SSC modulation and achieve jitter tolerance of up to 0.2UIpp at 8Gb/s with a BER=10-10 when all specified jitter sources is included. The integrated transceiver operates from 2.5Gb/s to 8Gb/s and consumes 235mA at 8Gb/s current with 0.95V supply voltage. The test-chip is implemented by flip chip layout and fabricated in TSMC 40nm 0.9V/1.8V CMOS technology. The area of transceiver is 725um × 615um.
Keywords :
CMOS integrated circuits; clock and data recovery circuits; decision feedback equalisers; feedforward; finite state machines; peripheral interfaces; transceivers; 5-tap DFE; CMOS technology; PCI Express Gen3.0/2.0/1.0 applications; TSMC; bit rate application; channel loss; clock and data recovery; decision feedback equalizer; digital finite state machine; feed-forward equalizer; flip chip layout; linear equalizer; second order CDR; transceiver; Clocks; Decision feedback equalizers; Detectors; Frequency modulation; Jitter; Transceivers; CDR; DFE; FFE; LEQ; PCI Express;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4244-5758-8
Type :
conf
DOI :
10.1109/CICC.2010.5617469
Filename :
5617469
Link To Document :
بازگشت