Title :
High-level design of algorithm-driven architectures: The testability and diagnosability issue
Author :
Antola, A. ; Sami, M.G. ; Sciuto, D.
Author_Institution :
Dipartimento di Elettronica, Politecnico di Milano, Italy
Abstract :
Testability and diagnosability represent a mandatory step to be evaluated in the design of complex WSI (wafer scale integration) architectures before restructuring of the architecture to overcome defects can be performed. The authors propose a solution to such issues based on the analysis of testability and diagnosability of the data flow graph derived from the algorithm that has to be implemented. The results of this analysis can show, even at this level, potential test and diagnosis problems in the final architecture. Guidelines to the architectural mapping are given to overcome such problems in the final architecture definition. The authors also present a testing and diagnosis approach that guarantees optical functional fault coverage under the single-error assumption
Keywords :
VLSI; circuit layout; directed graphs; fault location; algorithm-driven architectures; architectural mapping; complex WSI; data flow graph; diagnosability; optical functional fault coverage; single-error assumption; testability; Algorithm design and analysis; Control system synthesis; Fault diagnosis; Flow graphs; Guidelines; High level synthesis; Logic design; Logic testing; Packaging; Partitioning algorithms;
Conference_Titel :
Wafer Scale Integration, 1992. Proceedings., [4th] International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-8186-2482-5
DOI :
10.1109/ICWSI.1992.171819