DocumentCode :
2789149
Title :
Efficient fault diagnosis of switches in wafer arrays
Author :
Rangarajan, Sampath ; Fussell, Donald ; Malek, Miroslaw
Author_Institution :
UMIACS, Maryland Univ., College Park, MD, USA
fYear :
1992
fDate :
22-24 Jan 1992
Firstpage :
341
Lastpage :
351
Abstract :
Considers an abstract model of a wafer-scale system where functional modules are connected by connections which run over wiring channels. Programmable switches are located at the junction of these wiring channels. The proposed technique is based on recursively finding progressive fault-free paths across regions of the wafer whose boundaries have been diagnosed to be fault-free. It is shown that such a technique will work with high probability and could be performed in time polynomial in the size of the array. The division of the wafer requires paths of short lengths and it is shown that these paths exist with high probability
Keywords :
VLSI; fault location; switches; wiring; abstract model; fault diagnosis; functional modules; programmable switches; progressive fault-free paths; time polynomial; wafer arrays; wafer-scale system; wiring channels; Circuit faults; Communication switching; Educational institutions; Fault diagnosis; Integrated circuit interconnections; Polynomials; Production; Switches; Testing; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wafer Scale Integration, 1992. Proceedings., [4th] International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-8186-2482-5
Type :
conf
DOI :
10.1109/ICWSI.1992.171826
Filename :
171826
Link To Document :
بازگشت