DocumentCode :
2789193
Title :
QUKU: A FPGA Based Flexible Coarse Grain Architecture Design Paradigm using Process Networks
Author :
Shukla, Sunil ; Bergmann, Neil W. ; Becker, Jürgen
Author_Institution :
Inf. Technol. & Electr. Eng., Queensland Univ., St. Lucia, Qld.
fYear :
2007
fDate :
26-30 March 2007
Firstpage :
1
Lastpage :
7
Abstract :
DSP applications can be suitably represented using process network models. This paper uses a modification of Kahn process network to solve the problem of finding an optimum architectural template for coarse grain array on per application basis. By applying the model at architectural level in QUKU, better hardware efficiency is achieved for a wide domain of applications. A few widely used DSP algorithms have been presented to demonstrate the application of process network models into architectural template generation in QUKU.
Keywords :
digital signal processing chips; field programmable gate arrays; network theory (graphs); parallel architectures; reconfigurable architectures; DSP algorithms; FPGA; Kahn process network; QUKU; coarse grain array; flexible coarse grain architecture design paradigm; hardware efficiency; optimum architectural template; Australia; Computer architecture; Design methodology; Digital signal processing; Field programmable gate arrays; Hardware; Information technology; Logic devices; Process design; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2007. IPDPS 2007. IEEE International
Conference_Location :
Long Beach, CA
Print_ISBN :
1-4244-0910-1
Electronic_ISBN :
1-4244-0910-1
Type :
conf
DOI :
10.1109/IPDPS.2007.370382
Filename :
4228110
Link To Document :
بازگشت