DocumentCode :
2789236
Title :
A Reconfiguration Aware Circuit Mapper for FPGAs
Author :
Rullmann, Markus ; Merker, Renate
Author_Institution :
Circuits & Syst. Lab., Dresden Univ. of Technol.
fYear :
2007
fDate :
26-30 March 2007
Firstpage :
1
Lastpage :
8
Abstract :
Dynamic reconfiguration for fine grained architectures is still associated with significant reconfiguration costs. In this paper we propose a new reconfiguration aware design flow. The tools in this flow implement a set of tasks concurrently. The flow leads to task implementations with minimal costs for routing reconfiguration. This is mainly achieved by our mapping tool which solves two fundamental problems: our mapping algorithm generates variants for the mapping of netlist cells to logic blocks. From those logic blocks a subset for each task is selected that minimizes the cost for routing reconfiguration. We derive a cost function and formulate an integer linear program to solve this problem. We implemented several task sets with our method and compare the results to previous solutions. We show that the reconfiguration aware mapping leads to better results than early approaches with vendor provided tools.
Keywords :
field programmable gate arrays; logic design; network routing; reconfigurable architectures; FPGA; circuit mapper; fine grained architecture; integer linear program; reconfiguration aware mapping; routing reconfiguration; Circuit synthesis; Circuits and systems; Cost function; Data mining; Field programmable gate arrays; Pins; Reconfigurable logic; Routing; Simultaneous localization and mapping; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2007. IPDPS 2007. IEEE International
Conference_Location :
Long Beach, CA
Print_ISBN :
1-4244-0910-1
Electronic_ISBN :
1-4244-0910-1
Type :
conf
DOI :
10.1109/IPDPS.2007.370385
Filename :
4228113
Link To Document :
بازگشت