DocumentCode :
2789278
Title :
Model and Methodology for the Synthesis of Heterogeneous and Partially Reconfigurable Systems
Author :
Dittmann, Florian ; Götz, Marcelo ; Rettberg, Achim
Author_Institution :
Heinz Nixdorf Inst., Paderborn Univ.
fYear :
2007
fDate :
26-30 March 2007
Firstpage :
1
Lastpage :
8
Abstract :
When reconfigurable devices are used in modern embedded systems and their capability to adapt to changing application requirements becomes an issue, comprehensive modeling and design methods are required. Such methods must respect the whole range of functionality of the reconfigurable fabrics. In particular, the heterogeneity and reconfiguration delay of modern FPGAs are important details. Comprehensive methods to exploit these characteristics within the integrated design of embedded systems are still not available. In this paper, we introduce a synthesis methodology for reconfigurable systems that respects the specific requirements of run-time reconfiguration. The methodology bases on profound concepts, and expands known notations and model techniques.
Keywords :
embedded systems; field programmable gate arrays; graph theory; reconfigurable architectures; FPGA; embedded systems; field programmable gate array; reconfigurable systems synthesis; run-time reconfiguration; task dependence graph; Delay; Design methodology; Digital signal processing; Embedded system; Fabrics; Field programmable gate arrays; Hardware; Mobile handsets; Runtime; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2007. IPDPS 2007. IEEE International
Conference_Location :
Long Beach, CA
Print_ISBN :
1-4244-0910-1
Electronic_ISBN :
1-4244-0910-1
Type :
conf
DOI :
10.1109/IPDPS.2007.370388
Filename :
4228116
Link To Document :
بازگشت