DocumentCode :
2790825
Title :
FIR filter synthesis algorithms for minimizing the delay and the number of adders
Author :
Hyeong-Ju Kang ; Hansoo Kim ; In-Cheol Park
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
fYear :
2000
fDate :
5-9 Nov. 2000
Firstpage :
51
Lastpage :
54
Abstract :
As the complexity of digital filters is dominated by the number of multiplications, many works have focused on minimizing the complexity of multiplier blocks that compute the constant coefficient multiplications required in filters. Although the complexity of multiplier blocks is significantly reduced by using efficient techniques such as decomposing multiplications into simple operations and sharing common subexpressions, previous works have not considered the delay of multiplier blocks which is a critical factor in the design of complex filters. In this paper, we present new algorithms to minimize the complexity of multiplier blocks under the given delay constraints. By analyzing multiplier blocks in view of delay, three delay reduction methods are proposed and combined into previous algorithms. Since the proposed algorithms can generate multiplier blocks that meet the specified delay, a trade-off between delay and hardware complexity is enabled by changing the delay constraints. Experimental results show that the proposed algorithms can reduce the delay of multiplier blocks at the cost of a little increase of complexity.
Keywords :
FIR filters; adders; computational complexity; digital filters; power consumption; FIR filter synthesis algorithms; adders; complexity; constant coefficient multiplications; delay constraints; delay minimisation; digital filters; hardware complexity; multiplier blocks; Adders; Algorithm design and analysis; Delay; Digital filters; Digital signal processing; Energy consumption; Finite impulse response filter; Hardware; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-6445-7
Type :
conf
DOI :
10.1109/ICCAD.2000.896450
Filename :
896450
Link To Document :
بازگشت