DocumentCode :
2791557
Title :
Transistor-level timing analysis using embedded simulation
Author :
Kulshreshtha, P. ; Palermo, R. ; Mortazavi, M. ; Bamji, C. ; Yalcin, H.
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
fYear :
2000
fDate :
5-9 Nov. 2000
Firstpage :
344
Lastpage :
348
Abstract :
A high accuracy system for transistor-level static timing analysis is presented. Accurate static timing verification requires that individual gate and interconnect delays be accurately calculated. At the sub-micron level, calculating gate and interconnect delays using delay models can result in reduced accuracy. Instead, the proposed method calculates delays through numerical integration using an embedded circuit simulator. It takes into account short circuit current and carefully chooses the set of conditions that results in a tight upper bound of the worst case delay for each gate. Similar repeating transistor configurations of gates in the circuit are automatically identified and a novel interpolation based caching scheme quickly computes gate delays from the delays of similar gates. A tight object code level integration with a commercial high speed transistor level circuit simulator allows efficient invocation of the simulation.
Keywords :
circuit analysis computing; logic CAD; timing; circuit simulator; delay model; embedded circuit simulator; embedded simulation; gate delays; static timing verification; timing analysis; transistor level circuit simulator; transistor-level; Analytical models; Calculators; Circuit simulation; Computational modeling; Delay effects; Integrated circuit interconnections; Nonlinear equations; Short circuit currents; Timing; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-6445-7
Type :
conf
DOI :
10.1109/ICCAD.2000.896496
Filename :
896496
Link To Document :
بازگشت