DocumentCode :
2791633
Title :
Simultaneous gate sizing and fanout optimization
Author :
Wei Chen ; Cheng-Ta Hsieh ; Pedram, M.
Author_Institution :
Univ. of Southern California, Los Angeles, CA, USA
fYear :
2000
fDate :
5-9 Nov. 2000
Firstpage :
374
Lastpage :
378
Abstract :
This paper describes an algorithm for simultaneous gate sizing and fanout optimization along the timing-critical paths in a circuit. First, a continuous-variable delay model that captures both sizing and buffering effects is presented. Next, the optimization problem is formulated as a non-convex mathematical program. To manage the problem size, only a small number of critical paths are considered simultaneously. The mathematical program is solved by a non-linear programming package. Finally, a design flow based on iterative selection and optimization of the k most critical paths in the circuit is proposed. Experimental results show that the proposed flow reduces the circuit delay by an average of 9.2% compared to conventional flows that separate gate sizing from fanout optimization.
Keywords :
logic CAD; nonlinear programming; optimisation; buffering; circuit delay; continuous-variable delay model; fanout optimization; iterative selection; mathematical program; nonlinear programming package; optimization problem; simultaneous gate sizing; timing-critical paths; Application specific integrated circuits; Constraint optimization; Delay effects; Design optimization; Libraries; Modems; Optimization methods; Process design; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-6445-7
Type :
conf
DOI :
10.1109/ICCAD.2000.896501
Filename :
896501
Link To Document :
بازگشت