DocumentCode :
2791692
Title :
UST/DME: a clock tree router for general skew constraints
Author :
Tsao, C.-W.A. ; Koh, C.-K.
Author_Institution :
Ultima Interconnect Technol., Sunnyvale, CA, USA
fYear :
2000
fDate :
5-9 Nov. 2000
Firstpage :
400
Lastpage :
405
Abstract :
We propose new approaches for solving the useful-skew tree (UST) routing problem, Clock routing subject to general skew constraints. The clock layout synthesis engine of our UST algorithms is based on the deferred-merge embedding (DME) paradigm for zero-skew tree and bounded-skew tree routings; hence, the names UST/DME and Greedy-UST/DME for our algorithms. They simultaneously perform skew scheduling and tree routing such that each local skew range is incrementally refined to a skew value that minimizes the wirelength during the bottom-up merging phase of DME. The resulting skew schedule is not only feasible, but is also best for routing in terms of wirelength. The experimental results show very encouraging improvement over the previous BST/DME algorithm on three ISCAS89 benchmarks under general skew constraints in terms of total wirelength.
Keywords :
circuit layout CAD; network routing; scheduling; bounded-skew tree; clock layout synthesis engine; clock tree router; deferred-merge embedding; general skew constraints; routing problem; useful-skew tree; zero-skew tree; Binary search trees; Clocks; Engines; Merging; Pins; Routing; Scheduling algorithm; Size control; Topology; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-6445-7
Type :
conf
DOI :
10.1109/ICCAD.2000.896505
Filename :
896505
Link To Document :
بازگشت