DocumentCode :
2791895
Title :
Error catch and analysis for semiconductor memories using March tests
Author :
Chi-Feng Wu ; Chih-Tsun Huang ; Chih-Wea Wang ; Kuo-Liang Cheng ; Cheng-Wen Wu
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2000
fDate :
5-9 Nov. 2000
Firstpage :
468
Lastpage :
471
Abstract :
We present an error catch and analysis (ECA) system for semiconductor memories. The system consists of a test algorithm generator called TAGS, a fault simulator called RAMSES, and an error analyzer (ERA). We use TAGS to generate a set of test algorithms of different lengths and diagnostic resolutions for the memory under test, and use RAMSES to generate the March dictionary for each test algorithm. With the March dictionaries, ERA is able to support March algorithms for easy diagnosis of faulty RAMs. Legacy test algorithms also can be reused. When integrated with a RAM tester, our ECA system can generate RAM bitmaps that are similar to the RAM layout. The bitmaps provide detail information about the error locations and faults causing the errors. Based on the information, diagnosis of the RAM chips for yield and reliability improvement can be done more easily.
Keywords :
error analysis; integrated circuit testing; semiconductor storage; March dictionary; March tests; RAM bitmaps; RAMSES; TAGS; diagnostic resolutions; error analysis; error analyzer; error catch; error locations; fault simulator; memory under test; semiconductor memories; test algorithm generator; Algorithm design and analysis; Analytical models; Dictionaries; Error analysis; Fault diagnosis; Random access memory; Read-write memory; Semiconductor memory; System testing; Technical Activities Guide -TAG;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-6445-7
Type :
conf
DOI :
10.1109/ICCAD.2000.896516
Filename :
896516
Link To Document :
بازگشت