DocumentCode :
2793441
Title :
Towards the realistic “virtual hardware”
Author :
Shibata, Yuichiro ; Miyazaki, Hidenori ; Ling, Xiao-Ping ; Amano, Hideharu
Author_Institution :
Dept. of Comput. Sci., Keio Univ., Kanagawa, Japan
fYear :
1997
fDate :
22-24 Oct 1997
Firstpage :
50
Lastpage :
55
Abstract :
WASMII is a virtual hardware system that executes dataflow algorithms. It is based on an MPLD (Multifunction Programming Logic Device), an extended FPGA (Field Programmable Gate Array) that implements multiple sets of functions as configurations of a single chip. An algorithm to be executed on WASMII is written in the DFC dataflow language and then translated into a collection of FPGA configurations, each representing a page-sized subgraph of the dataflow graph. Although we have developed an emulation system and software environment for WASMII, it has tended to be an unrealistic system due to the difficulty of the MPLD implementation. However with recent technologies of semiconductors, FPGA and DRAM can be implemented into a single LSI chip. By using the column buffer of the DRAM array as a configuration memory of an FPGA, replacement of configuration data can be done almost the same speed as an MPLD. Compared with the MPLD approach, a large amount of data can be stored in the integrated DRAM. Initial simulation results show that such a chip can almost save the loss caused by data transfer from the off chip memory of original WASMII
Keywords :
data flow computing; field programmable gate arrays; programming environments; virtual machines; DFC dataflow language; FPGA; WASMII; data transfer; dataflow algorithms; emulation system; field programmable gate array; multifunction programming logic device; off chip memory; simulation results; software environment; virtual hardware; Digital-to-frequency converters; Emulation; Field programmable gate arrays; Functional programming; Hardware; Logic devices; Logic programming; Programmable logic arrays; Random access memory; Software systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Architecture for Future Generation High-Performance Processors and Systems, 1997
Conference_Location :
Maui, HI
ISSN :
1537-3223
Print_ISBN :
0-8186-8424-0
Type :
conf
DOI :
10.1109/IWIA.1997.670407
Filename :
670407
Link To Document :
بازگشت