DocumentCode :
2795411
Title :
Post-Silicon Timing Validation Method Using Path Delay Measurements
Author :
Jang, Eun Jung ; Chung, Jaeyong ; Gattiker, Anne ; Nassif, Sani ; Abraham, Jacob A.
Author_Institution :
Comput. Eng. Res. Center, Univ. of Texas at Austin, Austin, TX, USA
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
232
Lastpage :
237
Abstract :
In the nanometer era, the mismatch between the pre-silicon model and the post-silicon timing behavior is becoming severer. Therefore, it is necessary to validate timing with post-silicon data. We propose a method that estimates all the segment delays in the observed paths of a design from post-silicon path delay measurements. Our method is based on equality-constrained least squares methods, which enable us to find a unique and optimized solution of segment delays from underdetermined systems. Experimental results show that segment delays obtained using our method achieved correlation ranged from 0.848 to 0.992 to the sampled segment delays for different ISCAS-85 benchmark circuits.
Keywords :
benchmark testing; delay circuits; least squares approximations; logic circuits; logic design; ISCAS-85 benchmark circuits; equality-constrained least squares methods; nanometer era; post-silicon data; post-silicon path delay measurements; post-silicon timing behavior; post-silicon timing validation method; pre-silicon model; segment delays; underdetermined systems; Correlation; Delay; Integrated circuit modeling; Libraries; Mathematical model; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.32
Filename :
6114278
Link To Document :
بازگشت