Title :
Design of transport triggered architecture processors for wireless encryption
Author :
Hämäläinen, Panu ; Heikkinen, Jari ; Hännikäinen, Marko ; Hämäläinen, Timo D.
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
fDate :
30 Aug.-3 Sept. 2005
Abstract :
Transport triggered architecture (TTA) offers a cost-effective trade-off between the size and performance of ASICs and the programmability of general-purpose processors. In this paper TTA processors for the RC4 and AES encryption algorithms of the new IEEE 802.11i WLAN security standard are designed. Special operations efficiently supporting the ciphers are developed. The TTA design flow is utilized for finding configurations with the best performance-size ratios. The size of the configuration supporting both the algorithms is 69.4 kgates and the throughput 100 Mb/s for RC4 and 68.5 Mb/s for AES at 100 MHz in the 0.13 μm CMOS technology. Compared to commercial processors of the same wireless application domain, higher throughputs are achieved at significantly smaller area and lower clock speed, which also results in decreased energy consumption.
Keywords :
IEEE standards; application specific integrated circuits; computer architecture; cryptography; microprocessor chips; telecommunication security; telecommunication standards; wireless LAN; AES encryption algorithm; ASIC; CMOS; IEEE 802.11i; RC4 encryption algorithm; WLAN security standard; energy consumption; general-purpose processor; processor design; transport triggered architecture; wireless encryption; Algorithm design and analysis; Application specific integrated circuits; Computer architecture; Cryptography; Field programmable gate arrays; Hardware; Process design; Security; Throughput; Wireless LAN;
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
DOI :
10.1109/DSD.2005.33