Title :
Functional test generation remote tool
Author :
Bareisa, E. ; Jusas, V. ; Motiejunas, K. ; Seinauskas, R.
Author_Institution :
Dept. of Software Eng., Kaunas Univ. of Technol., Lithuania
fDate :
30 Aug.-3 Sept. 2005
Abstract :
The same circuit may be described at algorithmic, behavioral or gate level. Test generation is usually performed for every level separately. We introduce a test generation approach based on test selection by means of simulation at algorithmic level of circuit description. The generated test could be applied to VHDL behavioral level as test bench. This test shows high fault coverage at equivalent gate level. The test selection procedure relies on the model of input stuck-at faults transmissions to output. The application of test frames allows sequential circuits to consider like combinational ones. The proposed method is implemented in the test generation program that is available on the Internet as freeware. The experiment shows efficiency of the proposed method.
Keywords :
automatic test pattern generation; hardware description languages; logic testing; sequential circuits; VHDL behavioral level; circuit description; functional test generation remote tool; input stuck-at fault; test selection; Circuit faults; Circuit simulation; Circuit testing; Computer languages; Formal verification; Hardware design languages; Internet; Sequential analysis; Sequential circuits; Test pattern generators;
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
DOI :
10.1109/DSD.2005.42